# ENS1161 Computer Fundamentals Module 2 Basic Computer Architecture and Principles of Operation



**ENS1161** COMPUTER FUNDAMENTALS

# **Unit Learning Outcomes**

On completion of this unit, students should be able to:

- Describe the fundamental architecture and operating principles of a computer system.
- Interpret computer system specifications and standards and how they relate to system function.
- Compare different types of components and subsystems and their relative impacts on system function and performance.
- Make recommendations on the suitability of computer systems and components for a given function.
- Explain the interconnection between the software and hardware components of computer systems, and the processes involved in making them work together.



# **Unit Topics**

| Module | Topic                                                   |
|--------|---------------------------------------------------------|
| 1      | Introduction and overview                               |
| 2      | Basic Computer Architecture and Principles of Operation |
| 3      | Data and instruction formats                            |
| 4      | Basic computation in computers                          |
| 5      | Programming languages and tools                         |
| 6      | Memory devices and storage systems                      |

| Module | Topic                                |  |
|--------|--------------------------------------|--|
| 7      | I/O devices and interfacing          |  |
| 8      | I/O modes and BIOS                   |  |
| 9      | Operating Systems                    |  |
| 10     | Networks and the Internet            |  |
| 11     | Embedded Systems and Cloud Computing |  |
| 12     | Review & Revision                    |  |

School of Engineering



**ENS1161** Computer Fundamentals

# Module Objectives

On completion of this module, students should be able to:

- Name the major components of a computer system and explain their function.
- Describe the processes and components involved in the fetch, decode and execute portions of an instruction cycle.
- Explain the difference between and operation and operand and how they are used by a processor.
- Explain what an instruction set is and how a processor is able to execute various instructions.
- Describe processor development trends and the factors affecting processor performance.

School of Engineering



## Introduction

#### Topic Scope

- The components of a computer
- Basic internal architecture of a processor
- Principles of operation of a processor
- Illustration of a simple program execution using a hypothetical processor

School of Engineering



**ENS1161** Computer Fundamentals

# Basic Computer System (recap Module 1)

A computer is essentially a system that takes input data and processes it to produce output data



Storage is used to hold the data and instructions for the processor

School of Engineering



**ENS1161 COMPUTER FUNDAMENTALS** 

# What is a processor? (recap Module 1)

- ► Fundamentally: a programmable logic device
- What can it do?
  - At simplest level can turn signals on or off according to pre-specified conditions (like a switch)
  - Made up of lots of tiny electronic switches (transistors) connected together
- Used as a data processor
- Or applied to process control or system automation tasks









School of Engineering



**ENS1161** Computer Fundamentals

# Basic Components of a Computer

- Every computer contains the same basic components:
  - Arithmetic logic unit (ALU)
  - Register array
  - Control unit
  - Memory
  - Input/Output (I/O) unit
  - System Bus



School of Engineering

# Basic Components of a Computer

- ▶ The first 3 comprise the actual basic processor:
  - ALU Performs arithmetic and logic operations on data stored within the processor in the ...
  - Register array Registers used for temporary data storage within the processor
  - Control unit Provides the control and timing signals to all other components within the microprocessor system
    - Controls the flow of data through the system
    - Interprets and executes instructions
    - Synchronise the actions of various components through clock signals
  - Current processors also integrate many more functions

School of Engineering



**ENS1161 COMPUTER FUNDAMENTAIS** 

# Basic Components of a Computer

- On its own, a processor is of little use
- Need 3 other components as part of the system:
  - Primary Memory
    - Stores program instructions and data
    - provides that information to the processor whenever required
    - read only (ROM) or read/write (RAM)
  - Input/Output unit
    - · Allows data/signal transfer between 'external' devices and the processor/memory
      - · Including secondary storage



1 0 0 1 0 1 1 0

Clock Data 1 0 0 0 1 1 1 0 0









**ENS1161** COMPUTER FUNDAMENTALS

# Basic Components of a Computer

#### System bus

- The communications path that connects the CPU to the other components and peripherals in the system
  - Conducting channels that have high or low voltages
  - · More simply, a set of 'wires' that carry bits
- Consists of 3 parts
  - Data bus
  - Address bus
  - Control bus
- In general, all components in a system share the same bus
- The control unit in the processor coordinates communications

School of Engineering



**ENS1161 COMPUTER FUNDAMENTALS** 

Memory

Output

Registers,

# How a Processor works (recap Module 1)

- A processor needs instructions to tell it what operations to perform on what data
- Instructions are stored in memory
- The microprocessor:
  - *fetches* an instruction from memory
  - decodes it, and
  - executes the specified operation
- ▶ Sequence of fetch, decode and execute continues indefinitely
  - Until reach an instruction to stop or powered off





# How a Computer System Works

- ▶ The processor uses the system bus to fetch the binary instructions and data from memory
- It uses registers for temporary storage of data and results
- It performs the computing operations on the data in the ALU
- And it sends out the results in binary, using the same bus lines, to the output unit or back into memory



# Simplified Diagram of a Processor



School of Engineering



ENS1161 COMPUTER **EUNDAMENTALS** 

# Simplified Diagram of a Processor



School of Engineering

ENS1161 COMPUTER GUNDAMENTALS

# The Arithmetic Logic Unit (ALU)

- Electronic hardware designed to perform operations
  - Arithmetic operations: add, subtract, multiply, etc.
  - Logic operations : AND, OR, NOT, etc.
  - Binary data operations : Shift left/right, rotate, etc.



- Data to operate on (called operands) come from connected registers
  - Can have one or two operands, depending on operation
- What operation to perform is determined by signals from the Control unit
  - Depends on current instruction
- The result is stored in a register (most commonly the accumulator)
- More details in Module 4



# Simplified Diagram of a Processor



School of Engineering

ENS1161 COMPUTER FUNDAMENTALS

# Registers

- A group of memory circuits used to store binary data
- 1 0 0 1 0 1 1 0
- High speed memory within the processor chip
- General purpose registers
  - Have no specific function except to store data
- Special function registers have specific roles to play in processor operation
  - Instruction Register: holds the current instruction to be decoded and executed
  - Program Counter (PC): holds address of next instruction to be fetched
  - Accumulator: Data register that holds output of ALU
  - Memory address register (MAR): Holds address of operand to be fetched from memory
  - Status register: Holds logical status 'flags' (true/false)



# Simplified Diagram of a Processor



School of Engineering

ENS1161 COMPUTER FUNDAMENTALS

## **Control Unit**

- Digital circuitry that coordinates all activities in the processor
  - fetches and decodes instructions
  - coordinates the movement of data within the system
  - provides signals to other parts of the system to 'tell' them what to do and when
    - Includes timing circuitry such as clock signals
  - Receives status signals various parts of system



School of Engineering



# Clock Signals

- In order to coordinate the various components, the control unit synchronises their actions to clock signals
  - The 'drumbeat to which all the components march'
- An oscillator provides a precise timing signal to the processor
  - E.g. crystal oscillators
- Modern processors have base clock speeds in the GHz range
  - 1 GHz = 10<sup>9</sup> cycles pers second
  - These clock speeds may be divided down to slower clock signals for various components



School of Engineering



**ENS1161** Computer Fundamentals

# Simplified Diagram of a Processor



School of Engineering



ENS1161 COMPUTER & UNDAMENTALS

# Memory

- Multiple storage locations, each containing binary data
  - Generally, each location contains 8 bits (1 byte) of data
  - Could contain multiple bytes (e.g. 16 bits, 32 bits)
- Each location has an address
  - Used to specify location to use
  - Has to be set first so 1 location is selected
- Data can be read from or written into the selected location
  - Depends on the control signal
  - Memory operation covered in more detail in Module 6

School of Engineering



**ENS1161** Computer Fundamentals

# Simplified Diagram of a Processor



School of Engineering



ENS1161 COMPUTER FUNDAMENTALS

#### Buses

- A bus is essentially a collection of conducting channels or 'wires'
- ▶ Each channel or line has can be at a 'high' voltage (1) or 'low' voltage (0)
  - So 1 line can 'carry' 1 bit of information
  - Multiple lines are needed to carry multiple bits (8, 16, 32, etc.)
- Buses are used for communication between devices in a computer system
- ▶ The main processor system bus consists of
  - the address bus
  - the data bus
  - the control bus





School of Engineering



**ENS1161 COMPUTER FUNDAMENTALS** 

# Address bus

- Used to select locations within the processors addressable space for reading or writing data
- The wider (more bits) the address bus, the greater the addressable space
  - 2<sup>N</sup> addresses from an N-bit address bus
    - E.g. 8-bit address bus, 28 = 256 addresses
- The address bus is unidirectional
  - From the processor to memory or device
  - No information is read from it



School of Engineering



#### Data bus

- Used to transfer data to and from memory (or other device)
- All information in the system is transferred through this bus
  - data, program instructions, operand addresses, etc.
- Width of the data bus depends on processor
  - Normally the number of bits processor can process at one time
- The data bus is bidirectional
  - READ operation: data from memory location specified on address bus → processor
  - WRITE operation: data from processor
     → memory location specified on address bus





**ENS1161 COMPUTER FUNDAMENTALS** 

## Control bus

- All the timing, control and power signals needed to drive the system and synchronise operations with other components in the system
- Control lines may be
  - outputs from the processor
  - inputs from external devices
- Common important signals:
  - clock signals
    - To synchronise actions of different components
  - the  $R/\overline{W}$  signal
    - generated by processor to specify Read (when High) or Write (when Low) operation to addressed location
      - Note: the denotes what happens when signal is Low i.e. 0



School of Engineering



#### Internal vs External buses

- The internal address and data buses connect the processor components within the processor chip
  - Registers, ALU, etc.
- The external data bus connects the processor chip to external components
  - Memory, I/O devices
- Internal bus transfers are much faster because:
  - Transfers are within chip
    - Shorter distance, less interference
  - On chip components are faster
    - E.g. registers have a much quicker response time compared to external memory



School of Engineering



## Address and data buffers

- Registers used to hold information to be written to or read from buses
- ▶ Sit in between internal and external buses between processor and the rest
- Address latch / buffer
  - Address received from PC or MAR via internal bus
  - Holds ('latches') the binary address written to the external address bus even if PC or MAR contents change

#### Data buffer

- Temporary storage for data read from external data bus or to be written via external bus to memory or I/O
- Control unit sends signals to send data to/from various internal locations via internal data bus
  - Instruction register, accumulator, ALU, MAR, etc.







# How a Processor works (again)

- A processor needs instructions to tell it what operations to perform on what data
- Instructions are stored in memory
- ▶ The microprocessor:
  - fetches an instruction from memory
  - decodes it, and
  - executes the specified operation
- Sequence of fetch, decode and execute continues indefinitely
  - Until reach an instruction to stop or powered off



**ENS1161 COMPUTER FUNDAMENTALS** 

## Instruction Fetch

- Address of next instruction that is in the Program Counter (PC) register is put on the address bus
- 2. Memory location selected is read
  - Control signal Read sent to memory
- Data in selected memory location is transferred via the data bus to the Instruction Register (IR)
- 4. Program Counter is incremented by 1
  - · Ready to fetch the next instruction
  - In symbols:  $PC \leftarrow PC + 1$





#### Instruction Decode

- Instruction Register holds the opcode that has been fetched
- Opcode stands for operation code
  - binary code that tells the control unit what operation to perform
- The opcode is decoded by the Control Unit
  - Based on the opcode sequence of 1's and 0's the Control Unit generates a sequence of control signals
  - This is to complete the execution of the instruction



School of Engineering



**ENS1161 COMPUTER FUNDAMENTALS** 

## Instruction Set

- A processor can ONLY execute the set of instructions that has been built to understand
  - This is the set of operations a processor can perform
  - Different for every processor family
- Each instruction (or variation of it) has a unique opcode
- ▶ Each instruction requires specific *series of simple steps* to complete the required operation
  - Normally done by a built-in microprogram (or microcode) in the Control Unit
    - Generates the controls signals for the instruction in the right order and at the right time
  - In the *Execution* phase, each opcode results in a separate microprogram being run



#### Instruction Set

Sample instruction set - for 'generic' processor

| Instruction description                        | Mnemonic | Code (Hex) | (Binary)  |
|------------------------------------------------|----------|------------|-----------|
| Load Accumulator Immediate                     | LDI      | B5         | 1011 0101 |
| Load Accumulator data from memory              | LDA      | B6         | 1011 0110 |
| Store Accumulator to memory                    | STA      | B7         | 1011 0111 |
| i                                              | 2222     |            |           |
| Add Accumulator Immediate (8-bit)              | ADDI     | BA         | 1011 1010 |
| Add Accumulator with data from memory (8-bit)  | ADD      | BB         | 1011 1011 |
| ***                                            | Nette:   | 215        | 2555      |
| Unconditional Jump (absolute address)          | JMP      | D0         | 1101 0000 |
| Jump if Zero - Z flag set (relative)           | JZ       | D1         | 1101 0001 |
| Jump if Not Zero - Z flag clear (relative)     | JNZ      | D2         | 1101 0010 |
| Jump if Carry - C flag set (relative)          | JC       | D3         | 1101 0011 |
| Jump if Not Carry - C flag clear (relative)    | JNC      | D4         | 1101 0100 |
| Jump if oVerflow - V flag set (relative)       | JV       | D5         | 1101 0101 |
| Jump if Not oVerflow - V flag clear (relative) | JNV      | D6         | 1101 0110 |
|                                                |          |            |           |

School of Engineering



**ENS1161** Computer Fundamentals

# What is a program?

- A program is a series of instructions
  - stored in the memory sub-system
  - fetched and executed sequentially
- ▶ Each instruction consists of two parts
  - an operation
  - an operand or operand address
    - data / location of the data on which to perform the operation



# Assembly language

- A program is a series of instructions in binary that the processor can read and interpret (decode)
- ▶ Difficult to write programs in 1s and 0s, so use assembly language
- Assembly language

School of Engineering

- programs use 3 or 4 character mnemonic English abbreviations
- mnemonics correspond to the binary opcodes that the processor understands
  - E.g. LDA = 1011 0110 (B6 in hexadecimal), ADDI = 1011 1010 (BAh)
- translated to binary using an assembler program (more in Module 5)

LDA C100h; Load accumulator with data from memory location; C100 hex (or 1100 0001 0000 0000 in binary)

ADDI 2 ; Add immediate value (2) to the number in the

; accumulator

**ENS1161 COMPUTER FUNDAMENTALS** 

1011 0110

1100 0001

0000 0000

0000 0010

## **Instruction Format**

- The instruction format will depend on the processor
- Even in within one processor, different operations may require different instruction formats

| <ul> <li>An 8-bit processor ex</li> </ul> | cample:   | Single-byte Inst | truction<br>0 | Op code – instruction that does not require explicit specification of an operan |
|-------------------------------------------|-----------|------------------|---------------|---------------------------------------------------------------------------------|
|                                           |           | Two-byte Instru  | uction        |                                                                                 |
|                                           | Byte or   | ne 📗             |               | Op code – specifies a one byte operand                                          |
|                                           | Byte tv   | /0               |               | Operand or operand address (8-bit)                                              |
|                                           |           | Three-byte Inst  | truction      |                                                                                 |
|                                           | Byte or   | ne               |               | Op code – specifies a two byte operand                                          |
|                                           | Byte tv   | /0               |               | 1st byte of operand or operand address                                          |
|                                           | Byte thre | ee 📗 📗           |               | 2 <sup>nd</sup> byte of operand or operand address                              |
| School of Engineering                     | 7         | 0                | ENS:          | 1161 COMPUTER FUNDAMENTALS                                                      |

# Fetching the operand(s)

- If there are operands/operand addresses, they will need to be fetched from memory as part of the execution phase
  - This will be based on the result of the instruction decode
  - Control unit will then know how many bytes to fetch
- Process:
  - 1. Program counter value will be put on the address bus
  - 2. First byte of operand will be read from memory (via data bus) and stored at required location
  - 3. Program counter will be incremented
    - Ready pointing to next memory location
  - 4. Steps 1 3 repeated for as many bytes required

Memory Memory address contents (Hex) (Hex) C000 B6 Opcode <u>C1</u> C001 2-byte Operand 00 C002 address

School of Engineering



**ENS1161 COMPUTER FUNDAMENTALS** 

# Sample Program

- Hypothetical generic 8-bit processor (big-endian)
- Program adds two 8-bit binary numbers (X and Y) stored in memory at locations C100h and C101h, the sum is stored in C102h

| Memory<br>address (Hex) | Memory<br>word (Hex) | Mnemonic | Description                         |
|-------------------------|----------------------|----------|-------------------------------------|
| C000                    | B6                   | LDA      | ; LOAD accumulator                  |
| C001                    | CI                   |          | ; Address of                        |
| C002                    | 00 \                 |          | ; operand $X \int$                  |
| C003                    | BB                   | ADD      | ; ADD Y to contents of accumulator  |
| C004                    | CI                   |          | ; Address of                        |
| C005                    | 01                   |          | ; operand Y                         |
| C006                    | В7                   | STA      | ; STORE the contents of accumulator |
| C007                    | CI                   |          | ; Address where the contents of     |
| C008                    | 02                   |          | ; accumulator will be stored        |



# **Processor Operation**

 CPU Animation on Blackboard shows the following microcode steps that the processor carries out to run the program shown

School of Engineering

**ENS1161** COMPUTER FUNDAMENTALS

# Sample Program Execution

- To begin, the PC must be set to point to the address of the first instruction (C000h)
  - 1. Fetch opcode;
    - Control Unit (CU) places PC = C000h onto address bus
    - sets R/ $\overline{W}$  = 1 (i.e. *Read* signal)
    - the opcode (B6h, LDA) can then be read from the data bus into IR [C000h]  $\rightarrow$  IR
  - 2. Increment PC
    - PC +1 → PC ready to fetch the next part of the instruction PC = C001h
  - 3. Decode opcode
    - the instruction decoder decodes the op-code (B6h) which is code for LDA
    - signals the CU to begin generating the sequence of control signals to execute the LDA instruction (microprogram)

Memory Memory address contents (Hex) (Hex) C000 B6 C1 C001 C002 00 C003 BB C1 C004 C005 01 C006 B7 C007 C1 C008 02

School of Engineering

# Sample Program Execution (cont.)

| 4. Fetch operand address (1st byte) |                                                             | Memory address                   | Memory contents |          |
|-------------------------------------|-------------------------------------------------------------|----------------------------------|-----------------|----------|
|                                     | <ul> <li>CU places PC = C001h on the address bus</li> </ul> |                                  | (Hex)           | (Hex)    |
|                                     | • set $R/\overline{W} = 1$                                  |                                  | C000            | В6       |
|                                     | • causes C1h to appear on the data bus, loaded into th      | e                                | C001            | C1       |
|                                     | high byte of MAR                                            | $[C001h] \rightarrow MAR_{high}$ | C002            | 00       |
| 5.                                  | Increment PC                                                | PC = C002h                       | C003            | BB       |
| 6.                                  | Fetch operand address (2 <sup>nd</sup> byte)                | [C002h] → MAR <sub>low</sub>     | C004            | C1       |
| 0.                                  | • MAR now contains the full 16-bit operand address C        | - 1011                           | C005            | 01       |
|                                     |                                                             |                                  | C006            | B7       |
| 7.                                  | Increment PC                                                | PC = C003h                       | C007            | C1       |
| 8.                                  | Perform LDA ( <i>Load Accumulator</i> ) function            |                                  | C008            | 02       |
|                                     | • the operand address from MAR is placed on address but     | ıs                               |                 |          |
|                                     | • R/W is set high                                           |                                  | C100            | X        |
|                                     | • operand X appears on the data bus                         |                                  | C101            | Υ        |
|                                     | Operand loaded into the accumulator                         | [C100h] → A                      | C102            | Sum      |
| School of E                         | ngineering 👸                                                | ENS1161 COMPUT                   | ER FUND         | AMENTALS |

# Sample Program Execution (cont.)

9. Fetch next op-code

| <ul> <li>CU places PC = C003h on the address bus</li> </ul> |                                  | address<br>(Hex) | contents<br>(Hex) |
|-------------------------------------------------------------|----------------------------------|------------------|-------------------|
| • sets $R/W = 1$                                            | • sets $R/\overline{W} = 1$      |                  | B6                |
| <ul> <li>BBh (opcode for ADD) appears on the d</li> </ul>   | ata bus                          | C001             | C1                |
| <ul> <li>loaded into IR</li> </ul>                          | [C003h] → IR                     | C002             | 00                |
| 10. Increment PC                                            | PC = C004h                       | C003             | BB                |
| 11. Decode op-code                                          |                                  | C004             | C1                |
| • the instruction decoder decodes it as th                  | a ADD instruction                | C005             | 01                |
|                                                             | le ADD Instruction               | C006             | B7                |
| <ul> <li>signals the CU to begin execution</li> </ul>       |                                  | C007             | C1                |
| 12. Fetch operand address (1st byte)                        | $[C004h] \rightarrow MAR_{high}$ | C008             | 02                |
| 13. Increment PC                                            | PC = C005h                       | <i></i>          |                   |
| 14. Fetch operand address (high byte)                       | $[C005h] \rightarrow MAR_{low}$  | C100             | X                 |
| <ul> <li>MAR now contains C101h</li> </ul>                  |                                  | C101             | Υ                 |
| 15. Increment PC                                            | PC = C006h                       | C102             | Sum               |
| School of Engineering                                       | ENS1161 COM                      | iputer Fund      | AMENTALS          |

Memory

Memory

# Sample Program Execution (cont.)

| 16. Perform ADD                                                      |                             | Memory<br>address<br>(Hex) | Memory<br>contents<br>(Hex) |
|----------------------------------------------------------------------|-----------------------------|----------------------------|-----------------------------|
| <ul> <li>the operand address from MAR is placed on the ac</li> </ul> | ddress bus                  | C000                       | В6                          |
| <ul> <li>R/W̄ set high</li> </ul>                                    |                             | C001                       | C1                          |
| <ul> <li>operand Y appears on the data bus</li> </ul>                |                             | C002                       | 00                          |
| <ul> <li>Y is loaded into the data buffer/register,</li> </ul>       |                             | C003                       | BB                          |
| <ul> <li>the ALU is then signalled to ADD this value to A</li> </ul> |                             | C004                       | C1                          |
| <ul> <li>place the result into A</li> </ul>                          | $[C101h] + A \rightarrow A$ | C005                       | 01                          |
| 17. Fetch next op-code                                               |                             | C006                       | B7                          |
| • CU places PC = C006h on the address bus                            |                             | C007                       | C1                          |
| • sets R/W = 1                                                       |                             | C008                       | 02                          |
| • B7h (opcode for STA) appears on the data bus                       |                             |                            |                             |
|                                                                      |                             | C100                       | X                           |
| loaded into IR                                                       | [C006h] → IR                | C101                       | Υ                           |
| 18. Increment PC                                                     | PC = C007h                  | C102                       | Sum                         |
| School of Engineering 80                                             | ENS1161 COMPUT              | er Fund                    | AMENTALS                    |

# Sample Program Execution (cont.)

School of Engineering o

| 19. Decode op-code ( <i>B7</i> h = STA)                             |                                  |      | Memory<br>contents<br>(Hex) |  |
|---------------------------------------------------------------------|----------------------------------|------|-----------------------------|--|
| 20. Start executing STA (Store Accumulator)                         |                                  | C000 | B6                          |  |
| 21. Fetch operand address (1st byte)                                | $[C007h] \rightarrow MAR_{high}$ | C001 | C1                          |  |
| 22. Increment PC                                                    | PC = C008h                       | C002 | 00                          |  |
| 23. Fetch operand address (2 <sup>nd</sup> byte)                    | [C005h] → MAR <sub>low</sub>     | C003 | BB                          |  |
| • MAR now contains C102h                                            | [GGGS11] 7 WI III III III        | C004 | C1                          |  |
|                                                                     |                                  | C005 | 01                          |  |
| 23. Increment PC                                                    | PC = C009h                       | C006 | B7                          |  |
| 24. Perform Store                                                   |                                  | C007 | C1                          |  |
| <ul> <li>operand address from MAR is placed onto the add</li> </ul> | lress bus                        | C008 | 02                          |  |
| <ul> <li>the CU then places A onto the data bus</li> </ul>          |                                  |      |                             |  |
| <ul> <li>clears R/W to 0 (i.e. Write signal)</li> </ul>             |                                  | C100 | X                           |  |
| <ul> <li>A gets written to memory location C102h</li> </ul>         | $A \rightarrow [C102h]$          | C101 | Υ                           |  |
|                                                                     |                                  | C102 | Sum                         |  |

# Key points regarding process

- Each instruction involves a number of steps
  - Includes fetching and decoding the instruction
  - Number of microcode steps depends on the instruction and data required
  - Each step takes time
  - Memory fetches are comparatively slow
    - More in Module 6
- Even something as basic as adding 2 numbers and storing the answer:
  - Took 3 instructions
  - Broken down into 24 steps
  - Each step will require a number of control signals in particular sequence

School of Engineering



**ENS1161 COMPUTER FUNDAMENTALS** 

# Speed of processing

- Each microcode step takes 1 or more clock cycles
- One instruction takes a number of clock cycles to complete
  - The time taken depends on the complexity of the instruction
- The processor does thousand or millions of these steps per second, so the overall process is very fast
  - Partly depends on clock speed
  - Also depends on other factors, such as:
    - Memory access speed (can be a bottleneck)
      - Explored more in Module 6
    - Width of data bus / word length
      - More data can be transferred / processed at one go

School of Engineering



# General trends (recap module 1)

- Computers have been shrinking in physical size
  - Due to advances in electronics
- Computing power has grown exponentially
  - The speed and amount of data that can be processed
- The cost of computers has (generally) dropped
- The number computers / computing devices has grown exponentially
- The amount of data being produced has grown exponentially
- The cost of storage has dropped dramatically
- Connectivity (ability to communicate) between computers has become a key factor
- All of the above have made computers disrupt how we work and play

School of Engineering



**ENS1161 COMPUTER FUNDAMENTALS** 

## Processor trends

48 Years of Microprocessor Trend Data

Frequency (MHz) Typical Power (Watts) Number of

Logical Cores

2010

2020

Original data up to the year 2010 collected and plotted by M. Horowitz, F. Labonte, O. Shacham, K. Olukotun, L. Hammond, and C. Batten New plot and data collected for 2010-2019 by K. Rupp

2000

1990

Karl Rupp, 2020

School of Engineering

10<sup>7</sup>

10<sup>6</sup>

10<sup>5</sup>

10<sup>4</sup>

10<sup>3</sup>

10<sup>2</sup>

10<sup>1</sup>

10<sup>0</sup>

1970



1980

**ENS1161** Computer Fundamentals

Transistors (thousands)

Single-Thread

Performance (SpecINT x 10<sup>3</sup>)

# Factors affecting increasing performance

- Increasing clock speed has certain limits
  - Faster switching results in more heat being generated
  - Other components such as memory can't keep up
- Trend over last 15 years multi-core processors
  - Each 'core' is essentially a processor on its own
  - Essentially multiple processors on one chip
    - · E.g. dual core, quad core, octa-core
  - More complexity in sharing of data and code
- Cramming more transistors in smaller space also creates more heat
  - Most modern processors require heatsinks and other cooling mechanisms

Heatsink and fan on

processor

School of Engineering



ENS1161 COMPUTER FUNDA

# Summary

- Basic components of a computer
  - The Processor (ALU, registers, control unit):
    - Reads instructions from memory (fetches)
    - Instructions in binary are then interpreted (decodes)
      - Each processor has a predefined set of instructions it understands (instruction set)
    - Performs (executes) the tasks specified in the instruction
      - Each instruction is broken into a series of steps (microcode) orchestrated by the Control Unit
    - Communicates with all peripherals (memory and I/O) using the system bus
    - Controls the timing of information flow



# Summary

#### Memory

- Stores instructions and data in binary format
- Provides these instructions and data to the processor on request
- Stores results data from the processor

#### • The Input Unit:

 Receives data and/or instructions from external sources and passes them to the processor or to memory

#### The Output Unit

 Passes results data from the processor or from memory to external devices or peripherals

School of Engineering



**ENS1161** Computer Fundamentals

# Summary

#### The System Bus

- Channel that transports addresses, instruction or data bits, as well as control signals
- Externally between the processor, the memory and the I/O units
- Internally between processor components

#### • Program:

- · A list of instructions that is (normally sequentially) fetched, decoded and executed by the processor.
- The instructions must be in the form understood by the processor (instruction set).



# **Unit Learning Outcomes**

On completion of this unit, students should be able to:

- Describe the fundamental architecture and operating principles of a computer system.
- Interpret computer system specifications and standards and how they relate to system function.
- Compare different types of components and subsystems and their relative impacts on system function and performance.
- Make recommendations on the suitability of computer systems and components for a given function.
- Explain the interconnection between the software and hardware components of computer systems, and the processes involved in making them work together.

School of Engineering



**ENS1161** Computer Fundamentals

## **Next Module**

| Module | Topic                                                   |
|--------|---------------------------------------------------------|
| 1      | Introduction and overview                               |
| 2      | Basic Computer Architecture and Principles of Operation |
| 3      | Data and instruction formats                            |
| 4      | Basic computation in computers                          |
| 5      | Programming languages and tools                         |
| 6      | Memory devices and storage systems                      |

| Module | Topic                                |  |
|--------|--------------------------------------|--|
| 7      | I/O devices and interfacing          |  |
| 8      | I/O modes and BIOS                   |  |
| 9      | Operating Systems                    |  |
| 10     | Networks and the Internet            |  |
| 11     | Embedded Systems and Cloud Computing |  |
| 12     | Review & Revision                    |  |

